Nexperia 74HCT573D,652 8bit-Bit Latch, Transparent D Type, 3 State, 20-Pin SOIC
- RS Stock No.:
- 177-6916
- Mfr. Part No.:
- 74HCT573D,652
- Brand:
- Nexperia
Currently unavailable
We don't know if this item will be back in stock, RS intend to remove it from our range soon.
- RS Stock No.:
- 177-6916
- Mfr. Part No.:
- 74HCT573D,652
- Brand:
- Nexperia
Specifications
Technical data sheets
Legislation and Compliance
Product Details
Find similar products by selecting one or more attributes.
Select all | Attribute | Value |
|---|---|---|
| Brand | Nexperia | |
| Logic Family | HCT | |
| Latch Mode | Transparent | |
| Latching Element | D Type | |
| Number of Bits | 8bit | |
| Output Type | 3 State | |
| Polarity | Non-Inverting | |
| Mounting Type | Surface Mount | |
| Package Type | SOIC | |
| Pin Count | 20 | |
| Dimensions | 13 x 7.6 x 2.45mm | |
| Height | 2.45mm | |
| Length | 13mm | |
| Minimum Operating Temperature | -40 °C | |
| Minimum Operating Supply Voltage | 4.5 V | |
| Width | 7.6mm | |
| Maximum Operating Supply Voltage | 5.5 V | |
| Maximum Operating Temperature | +125 °C | |
| Select all | ||
|---|---|---|
Brand Nexperia | ||
Logic Family HCT | ||
Latch Mode Transparent | ||
Latching Element D Type | ||
Number of Bits 8bit | ||
Output Type 3 State | ||
Polarity Non-Inverting | ||
Mounting Type Surface Mount | ||
Package Type SOIC | ||
Pin Count 20 | ||
Dimensions 13 x 7.6 x 2.45mm | ||
Height 2.45mm | ||
Length 13mm | ||
Minimum Operating Temperature -40 °C | ||
Minimum Operating Supply Voltage 4.5 V | ||
Width 7.6mm | ||
Maximum Operating Supply Voltage 5.5 V | ||
Maximum Operating Temperature +125 °C | ||
The 74HC573, 74HCT573 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When LE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of LE. A HIGH on OE causes the outputs to assume a high-impedance OFF-state.
Mixed 5 V and 3.3 V applications
Save board space
Low cost interface solutions
Improved signal integrity for complex layouts
Wide supply voltage range
Low propagation delay
Overvoltage tolerant
Source termination
Low input threshold
CMOS low power
Key applications
Memory controllers
Backplane interfaces
Related links
- Texas Instruments CD74HC573M96 8bit-Bit Latch 3 State, 20-Pin SOIC
- Texas Instruments CD74HCT373E 8bit-Bit Latch 3 State, 20-Pin PDIP
- Texas Instruments SN74HC563DW 8bit-Bit Latch 3 State, 20-Pin SOIC
- Texas Instruments CD74HCT573E 8bit-Bit Latch 3 State, 20-Pin PDIP
- onsemi MC74HC573ADWG 8bit-Bit Latch 3 State, 20-Pin SOIC W
- Texas Instruments SN74HCT373N 8bit-Bit Octal D Type Latch 3 State, 20-Pin PDIP
- Nexperia 74HCT573D Transparent 20-Pin SOIC
- Nexperia 74HCT573D Transparent 20-Pin SO
